

### LIN Bus Transceiver with Integrated Voltage Regulator

#### DATASHEET

#### **Features**

- Supply voltage up to 40V
- Operating voltage V<sub>S</sub> = 5V to 28V
- Typically 9µA supply current during sleep mode
- Typically 47µA Supply current in silent mode
- Very low current consumption at low supply voltages (2V <  $V_{\rm S}$  < 5.5V): typically 130 $\mu$ A
- Linear low-drop voltage regulator, 85mA current capability:
  - MLC (multi-layer ceramic) capacitor with  $0\Omega$  ESR
  - Normal, fail-safe, and silent mode:
    - $V_{CC} = 5.0V \pm 2\%$
  - Sleep mode: V<sub>CC</sub> is switched off
- V<sub>CC</sub> undervoltage detection with reset open drain output NRES (4ms reset time)
- Voltage regulator is short-circuit and over-temperature protected
- LIN physical layer according to LIN 2.0, 2.1, 2.2, 2.2A and SAEJ2602-2
- Wake-up capability via LIN bus (100µs dominant)
- TXD time-out timer
- Bus pin is overtemperature and short-circuit protected versus GND and battery
- Advanced EMC and ESD performance
- Fulfills the OEM "Hardware Requirements for LIN in Automotive Applications Rev1.3"
- Interference and damage protection according to ISO7637
- Qualified according to AEC-Q100
- Package: SO8 and DFN8 with wettable flanks (Moisture Sensitivity Level 1)

## 1. Description

The Atmel® ATA6625 is a fully integrated LIN transceiver, designed according to the LIN specification 2.0, 2.1, 2.2, 2.2A and SAEJ2602-2, with a low-drop voltage regulator (5V/85mA). The combination of voltage regulator and bus transceiver makes it possible to develop simple, but powerful, slave nodes in LIN Bus systems. The Atmel ATA6625 is designed to handle the low-speed data communication in vehicles (for example, in convenience electronics). Improved slope control at the LIN driver ensures secure data communication up to 20kBaud. The bus output is designed to withstand high voltage. Sleep mode (voltage regulator switched off) and silent mode (communication off; V<sub>CC</sub> voltage on) guarantee minimized current consumption.

Figure 1-1. Block Diagram



### 2. Pin Configuration

Figure 2-1. Pinning



Table 2-1. Pin Description

| Pin      | Symbol | Function                                                           |
|----------|--------|--------------------------------------------------------------------|
| 1        | VS     | Battery supply                                                     |
| 2        | EN     | Enables normal mode if the input is high                           |
| 3        | GND    | Ground, heat sink                                                  |
| 4        | LIN    | LIN bus line input/output                                          |
| 5        | RXD    | Receive data output                                                |
| 6        | TXD    | Transmit data input                                                |
| 7        | NRES   | Output undervoltage reset, low at reset                            |
| 8        | VCC    | Output voltage regulator 5V/85mA                                   |
| Backside |        | Heat slug, internally connected to the GND pin (only DFN8 package) |

### 3. Functional Description

#### 3.1 Physical Layer Compatibility

Since the LIN physical layer is independent from higher LIN layers (e.g., LIN protocol layer), all nodes with a LIN physical layer according to revision 2.x can be mixed with LIN physical layer nodes, which are according to older versions (i.e., LIN 1.0, LIN 1.1, LIN 1.2, LIN 1.3) without any restrictions.

#### 3.2 Supply Pin (VS)

LIN operating voltage is  $V_S$  = 5V to 28V. An undervoltage detection is implemented to disable transmission if  $V_S$  falls below 5V, in order to avoid false bus messages. After switching on  $V_S$ , the IC starts with the fail-safe mode and the voltage regulator is switched on.

The supply current in sleep mode is typically 9µA and 47µA in silent mode.

### 3.3 Ground Pin (GND)

The IC does not affect the LIN Bus in the event of GND disconnection. It is able to handle a ground shift up to 11.5% of V<sub>S</sub>.

#### 3.4 Voltage Regulator Output Pin (VCC)

The internal 5V voltage regulator is capable of driving loads up to 85mA, supplying the microcontroller and other ICs on the PCB and is protected against overload by means of current limitation and overtemperature shut-down. Furthermore, the output voltage is monitored and will cause a reset signal at the NRES output pin if it drops below a defined threshold  $V_{thun}$ .



#### 3.5 Undervoltage Reset Output (NRES)

If the  $V_{CC}$  voltage falls below the undervoltage detection threshold of  $V_{thun}$ , NRES switches to low after tres\_f (Figure 6-1 on page 11). Even if  $V_{CC}$  = 0V the NRES stays low, because it is internally driven from the  $V_S$  voltage. If  $V_S$  voltage ramps down, NRES stays low until  $V_S$  < 1.5V and then becomes highly resistant.

The implemented undervoltage delay keeps NRES low for t<sub>Reset</sub> = 4ms after V<sub>CC</sub> reaches its nominal value.

#### 3.6 Bus Pin (LIN)

A low-side driver with internal current limitation and thermal shutdown as well as an internal pull-up resistor according to LIN specification 2.x is implemented. The voltage range is from -27V to +40V. This pin exhibits no reverse current from the LIN bus to  $V_S$ , even in the event of a GND shift or  $V_{Batt}$  disconnection. The LIN receiver thresholds are compatible with the LIN protocol specification.

The fall time (from recessive to dominant) and the rise time (from dominant to recessive) are slope controlled.

### 3.7 Input Pin (TXD)

In normal mode the TXD pin is the microcontroller interface to control the state of the LIN output. TXD must be pulled to ground in order to drive the LIN bus low. If TXD is high or unconnected (internal pull-up resistor), the LIN output transistor is turned off and the bus is in the recessive state.

#### 3.8 Dominant Time-out Function (TXD)

The TXD input has an internal pull-up resistor. An internal timer prevents the bus line from being driven permanently in the dominant state. If TXD is forced to low longer than  $t_{dom}$  (typ. 40ms), the LIN bus driver is switched to the recessive state.

To reactivate the LIN bus driver, switch TXD to high (> 10µs).

#### 3.9 Output Pin (RXD)

In normal mode this pin reports the state of the LIN bus to the microcontroller. LIN high (recessive state) is indicated by a high level at RXD; LIN low (dominant state) is indicated by a low level at RXD.

The output is a push-pull stage switching between VCC and GND. The AC characteristics are measured by an external load capacitor of 20pF.

In silent mode the RXD output switches to high.

#### 3.10 Enable Input Pin (EN)

The Enable Input pin controls the operation mode of the device. If EN is high, the circuit is in normal mode, with transmission paths from TXD to LIN and from LIN to RXD both active. The VCC voltage regulator operates with 5V/85mA output capability.

If EN is switched to low while TXD is still high, the device is forced to silent mode. No data transmission is then possible, and the current consumption is reduced to  $I_{VS}$  typ. 47µA. The VCC regulator has its full functionality.

If EN is switched to low while TXD is low, the device is forced to sleep mode. No data transmission is possible, and the voltage regulator is switched off.



## 4. Modes of Operation

Figure 4-1. Modes of Operation



Table 4-1. Modes of Operation

| Mode of Operation | Transceiver | V <sub>cc</sub> | RXD                           | LIN           |
|-------------------|-------------|-----------------|-------------------------------|---------------|
| Fail safe         | OFF         | 5V              | High,<br>Except after wake-up | Recessive     |
| Normal            | ON          | 5V              | LIN depending                 | TXD depending |
| Silent            | OFF         | 5V              | High                          | Recessive     |
| Sleep             | OFF         | 0V              | 0V                            | Recessive     |

#### 4.1 Normal Mode

This is the normal transmitting and receiving mode of the LIN Interface, in accordance with LIN specification 2.x. The  $V_{CC}$  voltage regulator operates with a 5V output voltage, with a low tolerance of  $\pm 2\%$  and a maximum output current of 85mA. If an undervoltage condition occurs, NRES is switched to low and the IC changes its state to fail-safe mode.



#### 4.2 Silent Mode

A falling edge at EN while TXD is high switches the IC into silent mode. The TXD Signal has to be logic high during the mode select window (Figure 4-2 on page 6). The transmission path is disabled in silent mode. The overall supply current from  $V_{Batt}$  is a combination of the  $I_{VSSi}$  = 47µA plus the  $V_{CC}$  regulator output current  $I_{VCC}$ .

In silent mode the internal slave termination between pin LIN and pin VS is disabled, and only a weak pull-up current (typically  $9\mu$ A) between pin LIN and pin VS is present. The silent mode can be activated independently from the current level on pin LIN.

If an undervoltage condition occurs, NRES is switched to low and the IC changes its state to fail-safe mode.

A voltage less than the LIN Pre-wake detection  $V_{LINL}$  at pin LIN activates the internal LIN receiver and starts the wake-up detection timer.

A falling edge at the LIN pin followed by a dominant bus level maintained for a certain time period (> t<sub>bus</sub>) and the following rising edge at pin LIN (see Figure 4-3 on page 7) results in a remote wake-up request.

The device switches from silent mode to fail-safe mode, the voltage regulator remains on and the internal LIN slave termination resistor between the LIN pin and the VS pin is switched on.

The remote wake-up request is indicated by a low level at pin RXD to interrupt the microcontroller (Figure 4-3 on page 7). EN high can be used to switch directly to normal mode.

Figure 4-2. Switch to Silent Mode





Figure 4-3. LIN Wake-up Waveform Diagram from Silent Mode

### 4.3 Sleep Mode

reset time, the IC switches to normal mode.

A falling edge at EN while TXD is low switches the IC into sleep mode. The TXD Signal has to be logic low during the mode select window (Figure 4-4 on page 8). To avoid influencing the LIN-pin during the switch to sleep mode, it is possible to switch the EN up to 3.2µs earlier to LOW than the TXD. Even if the two falling edges at TXD and EN occur at the same time, the LIN line will remain uninfluenced.

In sleep mode the transmission path is disabled. The supply current  $I_{VSsleep}$  from  $V_{Batt}$  is typically  $9\mu A$ . The  $V_{CC}$  regulator is switched off, NRES and RXD are low. The internal slave termination between pin LIN and pin VS is disabled, only a weak pull-up current (typically  $10\mu A$ ) between pin LIN and pin VS is present. Sleep mode can be activated independently from the current level on pin LIN.

A voltage less than the LIN Pre-wake detection  $V_{LINL}$  at pin LIN activates the internal LIN receiver and starts the wake-up detection timer.

A falling edge at the LIN pin followed by a dominant bus level maintained for a certain time period ( $> t_{bus}$ ) and a following rising edge at pin LIN results in a remote wake-up request. The device switches from sleep mode to fail-safe mode.

The  $V_{CC}$  regulator is activated and the internal LIN slave termination resistor between the LIN pin and the VS pin is switched on.

The remote wake-up request is indicated by a low level at the RXD pin to interrupt the microcontroller (Figure 4-5 on page 8). EN high can be used to switch directly from sleep to fail-safe mode. If EN is still high after VCC ramp up and undervoltage



Figure 4-4. Switch to Sleep Mode



Figure 4-5. LIN Wake-up Diagram from Sleep Mode



#### 4.4 Fail-safe Mode

At system power-up the device automatically switches to fail-safe mode. The voltage regulator is switched on (see Figure 6-1 on page 11). The NRES output switches to low for t<sub>res</sub> = 4ms and gives a reset to the microcontroller. LIN communication is switched off. The IC stays in this mode until EN is switched to high, and changes then to the normal mode. A power down of V<sub>Batt</sub> (V<sub>S</sub> < 1.9V) during silent or sleep mode switches the IC into the unpowered mode after power up. A logic low at NRES switches the IC into fail-safe mode directly.

#### 4.5 **Unpowered Mode**

If you connect battery voltage to the application circuit, the voltage at the VS pin increases according to the block capacitor (see Figure 6-1 on page 11). After VS is higher than 2.4V, the IC mode changes from unpowered mode to fail-safe mode. The VCC output voltage reaches its nominal value after t<sub>VCC</sub>. This time, t<sub>VCC</sub>, depends on the VCC capacitor and the load.

NRES is low for the reset time delay  $t_{\mbox{\scriptsize Reset}}$ ; no mode change is possible during this time.



#### 5. Fail-safe Features

- During a short-circuit at LIN to V<sub>Battery</sub>, the output limits the output current to I<sub>BUS\_lim</sub>. Due to the power dissipation, the chip temperature exceeds T<sub>LINoff</sub> and the LIN output is switched off. The chip cools down and after a hysteresis of T<sub>hys</sub>, switches the output on again. RXD stays on high because LIN is high. During LIN overtemperature switch-off, the V<sub>CC</sub> regulator is working independently.
- During a short-circuit from LIN to GND the IC can be switched into sleep or silent mode. If the short-circuit disappears, the IC starts with a remote wake-up.
- The reverse current is very low < 2μA at pin LIN during loss of V<sub>Batt</sub>. This is optimal behavior for bus systems where some slave nodes are supplied from battery or ignition.
- During a short circuit at VCC, the output limits the output current to I<sub>VCClim</sub>. Because of undervoltage, NRES switches to low and sends a reset to the microcontroller. The IC switches into fail-safe mode. If the chip temperature exceeds the value T<sub>VCCoff</sub>, the V<sub>CC</sub> output switches off. The chip cools down and after a hysteresis of T<sub>hys</sub>, switches the output on again. Because of fail-safe mode, the V<sub>CC</sub> voltage will switch on again although EN is switched off from the microcontroller. The microcontroller can then start with normal operation.
- Pin EN provides a pull-down resistor to force the transceiver into recessive mode if EN is disconnected.
- Pin RXD is set floating if V<sub>Batt</sub> is disconnected.
- Pin TXD provides a pull-up resistor to force the transceiver into recessive mode if TXD is disconnected.
- If TXD is short-circuited to GND, it is possible to switch to sleep mode via ENABLE after t<sub>dom</sub> > 20ms.
- If the TXD pin stays at GND level while switching into normal mode, it must be pulled to high level longer than 10µs before the LIN driver can be activated. This feature prevents the bus line from being accidentally driven to dominant state after normal mode has been activated (e.g., in the case of a short circuit at TXD to GND).



## 6. Voltage Regulator

Figure 6-1. V<sub>CC</sub> Voltage Regulator: Ramp Up and Undervoltage



The voltage regulator needs an external capacitor for compensation and to smooth the disturbances from the microcontroller. It is recommended to use an MLC capacitor with  $C > 1.8\mu F$  and a ceramic capacitor with C = 100nF. The values of these capacitors can be varied by the customer, depending on the application.

With a special SO8 package (fused lead frame to pin 3) an  $R_{\text{thja}}$  of 80K/W is achieved.

Therefore, it is recommended to connect pin 3 with a wide GND plate on the printed board to get a good heat sink.

The main power dissipation of the IC is created from the  $V_{CC}$  output current  $I_{VCC}$ , which is needed for the application.

Figure 6-2 shows the safe operating area of the Atmel® ATA6625 in the SO8 package.

Figure 6-2. SO8 Package Power Dissipation: Safe Operating Area:  $V_{CC}$  Output Current versus Supply Voltage  $V_S$  at Different Ambient Temperatures Due to  $R_{thia}$  = 80K/W





When the Atmel<sup>®</sup> ATA6625 in the DFN8 package is being soldered onto the PCB it is mandatory to connect the heat slug with a wide GND plate on the printed board to get a good heat sink. With this an  $R_{thia}$  of 50K/W can be achieved.

Figure 6-3 shows the safe operating area of the Atmel ATA6625 in the DFN8 package.

Figure 6-3. DFN8 Power Dissipation: Safe Operating Area: Regulator's Output Current versus Supply Voltage  $V_S$  at Different Ambient Temperatures due to  $R_{thia} = 50 \text{K/W}$ 



To program the microcontroller it may be necessary to supply the  $V_{CC}$  output via an external power supply while the  $V_S$  Pin of the system basis chip is disconnected. This will not affect the system basis chip.

## 7. Absolute Maximum Ratings

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Parameters                                                                                        | Symbol            | Min. | Тур. | Max.         | Unit    |
|---------------------------------------------------------------------------------------------------|-------------------|------|------|--------------|---------|
| Supply voltage V <sub>S</sub>                                                                     | V <sub>S</sub>    | -0.3 |      | +40          | V       |
| Pulse time $\leq$ 500ms<br>$T_a = 25^{\circ}C$<br>Output current $I_{VCC} \leq 85mA$              | V <sub>S</sub>    |      |      | +43.5        | V       |
| Pulse time $\leq$ 2min<br>$T_a = 25^{\circ}C$<br>Output current $I_{VCC} \leq 85mA$               | V <sub>S</sub>    |      |      | 28           | V       |
| Logic pins (RxD, TxD, EN, NRES)                                                                   |                   | -0.3 |      | +5.5         | V       |
| Output current NRES                                                                               | I <sub>NRES</sub> |      |      | +2           | mA      |
| LIN - DC voltage - Pulse time < 500ms                                                             | $V_{LIN}$         | -27  |      | +40<br>+43.5 | V<br>V  |
| V <sub>CC</sub> - DC voltage - DC input current                                                   |                   | -0.3 |      | +5.5<br>+200 | V<br>mA |
| ESD according to IBEE LIN EMC Test specification 1.0 following IEC 61000-4-2 - Pin VS, LIN to GND |                   | ±6   |      |              | KV      |
| ESD HBM following STM5.1 with 1.5k $\Omega$ /100pF - Pin VS, LIN to GND                           |                   | ±6   |      |              | KV      |
| HBM ESD<br>ANSI/ESD-STM5.1<br>JESD22-A114<br>AEC-Q100 (002)                                       |                   | ±3   |      |              | KV      |
| CDM ESD STM 5.3.1                                                                                 |                   | ±750 |      |              | V       |
| Machine Model ESD<br>AEC-Q100-RevF(003)                                                           |                   | ±200 |      |              | V       |
| Junction temperature                                                                              | T <sub>j</sub>    | -40  |      | +150         | °C      |
| Storage temperature                                                                               | T <sub>s</sub>    | -55  |      | +150         | °C      |

### 8. Thermal Characteristics SO8

| Parameters                                                                        | Symbol              | Min. | Тур. | Max. | Unit |
|-----------------------------------------------------------------------------------|---------------------|------|------|------|------|
| Thermal resistance junction to ambient, with a heat sink at GND (pin3) on the PCB | R <sub>thja</sub>   |      | 80   |      | K/W  |
| Thermal shutdown of V <sub>CC</sub> regulator                                     | T <sub>VCCoff</sub> | 150  | 165  | 180  | °C   |
| Thermal shutdown of LIN output                                                    | T <sub>LINoff</sub> | 150  | 165  | 180  | °C   |
| Thermal shutdown hysteresis                                                       | T <sub>hys</sub>    |      | 10   |      | °C   |



#### **Thermal Characteristics DFN8** 9.

| Parameters                                                                                    | Symbol              | Min. | Тур. | Max. | Unit |
|-----------------------------------------------------------------------------------------------|---------------------|------|------|------|------|
| Thermal resistance junction to heat slug                                                      | $R_{thjC}$          |      | 10   |      | K/W  |
| Thermal resistance junction to ambient, where heat slug is soldered to PCB according to JEDEC | R <sub>thja</sub>   |      | 50   |      | K/W  |
| Thermal shutdown of V <sub>CC</sub> regulator                                                 | T <sub>VCCoff</sub> | 150  | 165  | 180  | °C   |
| Thermal shutdown of LIN output                                                                | T <sub>LINoff</sub> | 150  | 165  | 180  | °C   |
| Thermal shutdown hysteresis                                                                   | T <sub>hys</sub>    |      | 10   |      | °C   |

#### **Electrical Characteristics** 10.

5V <  $V_S$  < 28V, –40°C <  $T_j$  < 150°C; unless otherwise specified all values refer to GND pins.

| No. | Parameters                            | Test Conditions                                                                     | Pin | Symbol                      | Min. | Тур. | Max. | Unit | Type* |
|-----|---------------------------------------|-------------------------------------------------------------------------------------|-----|-----------------------------|------|------|------|------|-------|
| 1   | VS Pin                                |                                                                                     |     |                             |      |      |      |      |       |
| 1.1 | Nominal DC voltage range              |                                                                                     | VS  | V <sub>S</sub>              | 5    | 13.5 | 28   | ٧    | Α     |
|     |                                       | Sleep mode $V_{LIN} > V_S - 0.5V$ $V_S < 14V, T = 27^{\circ}C$                      | VS  | I <sub>VSsleep</sub>        | 6    | 9    | 12   | μА   | В     |
| 1.2 | Supply current in sleep mode          | Sleep mode $V_{LIN} > V_S - 0.5V$ $V_S < 14V$                                       | VS  | I <sub>VSsleep</sub>        | 3    | 10   | 15   | μΑ   | Α     |
|     |                                       | Sleep mode, $V_{LIN}$ = 0V<br>bus shorted to GND<br>$V_{S}$ < 14V                   | VS  | I <sub>VSsleep_short</sub>  | 20   | 50   | 100  | μΑ   | Α     |
|     |                                       | Bus recessive<br>$5.5V < V_S < 14V$<br>without load at VCC<br>T = 27°C              | VS  | I <sub>VSsilent</sub>       | 30   | 47   | 58   | μA   | В     |
| 1.3 | Supply current in silent mode (SBC) / | Bus recessive $5.5V < V_S < 14V$ without load at VCC                                | VS  | I <sub>VSsilent</sub>       | 30   | 50   | 64   | μA   | A     |
| 1.3 | Active mode (voltage regulator)       | Bus recessive $2.0V < V_S < 5.5V$ without load at VCC                               | VS  | I <sub>VSsilent</sub>       | 50   | 130  | 170  | μA   | А     |
|     |                                       | Silent mode $5.5V < V_S < 14V$ bus shorted to GND without load at VCC               | VS  | I <sub>VSsilent_short</sub> | 50   | 80   | 120  | μA   | A     |
| 1.4 | Supply current in normal mode         | Bus recessive V <sub>S</sub> < 14V without load at VCC                              | VS  | I <sub>VSrec</sub>          | 150  | 230  | 300  | μА   | А     |
| 1.5 | Supply current in normal mode         | Bus dominant (internal LIN pull-up resistor active) $V_S < 14V$ without load at VCC | VS  | I <sub>VSdom</sub>          | 200  | 700  | 950  | μA   | A     |

<sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter



| No.     | Parameters                                                                  | Test Conditions                                       | Pin     | Symbol                 | Min.                   | Тур.                   | Max.                   | Unit | Type* |
|---------|-----------------------------------------------------------------------------|-------------------------------------------------------|---------|------------------------|------------------------|------------------------|------------------------|------|-------|
| 1.6     | Supply current in                                                           | Bus recessive $5.5V < V_S < 14V$ without load at VCC  | VS      | I <sub>VSfail</sub>    | 40                     | 55                     | 80                     | μA   | А     |
| 1.0     | fail-safe mode                                                              | Bus recessive $2.0V < V_S < 5.5V$ without load at VCC | VS      | I <sub>VSfail</sub>    | 50                     | 130                    | 170                    | μA   | А     |
| 1.7     | ${ m V_S}$ undervoltage threshold (switching from normal to fail-safe mode) |                                                       | VS      | V <sub>Sth</sub>       | 3.9                    | 4.4                    | 4.9                    | V    | Α     |
| 1.8     | V <sub>S</sub> undervoltage threshold hysteresis                            |                                                       | VS      | V <sub>Sth_hys</sub>   | 0.1                    | 0.25                   | 0.4                    | V    | Α     |
| 1.9     | V <sub>S</sub> operation threshold (switching to unpowered mode)            |                                                       | VS      | V <sub>Sth_U</sub>     | 1.9                    | 2.15                   | 2.4                    | V    | А     |
| 1.10    | V <sub>S</sub> undervoltage threshold hysteresis                            |                                                       | VS      | V <sub>Sth_hys_U</sub> | 0.1                    | 0.2                    | 0.3                    | V    | Α     |
| 2       | RXD Output Pin                                                              |                                                       | ·       |                        |                        |                        |                        |      |       |
| 2.1     | Low level output sink capability                                            | Normal mode<br>$V_{LIN} = 0V$<br>$I_{RXD} = 2mA$      | RXD     | $V_{RXDL}$             |                        | 0.2                    | 0.4                    | V    | А     |
| 2.2     | High level output source capability                                         | Normal mode<br>$V_{LIN} = V_{S}$<br>$I_{RXD} = -2mA$  | RXD     | $V_{RXDH}$             | V <sub>CC</sub> – 0.4V | V <sub>CC</sub> – 0.2V |                        | V    | А     |
| 3       | TXD Input Pin                                                               |                                                       |         |                        |                        |                        |                        |      |       |
| 3.1     | Low level voltage input                                                     |                                                       | TXD     | $V_{TXDL}$             | -0.3                   |                        | +0.8                   | V    | Α     |
| 3.2     | High level voltage input                                                    |                                                       | TXD     | $V_{TXDH}$             | 2                      |                        | V <sub>CC</sub> + 0.3V | V    | Α     |
| 3.3     | Pull-up resistor                                                            | V <sub>TXD</sub> = 0V                                 | TXD     | R <sub>TXD</sub>       | 40                     | 70                     | 100                    | kΩ   | Α     |
| 3.4     | High level leakage current                                                  | V <sub>TXD</sub> = VCC                                | TXD     | I <sub>TXD</sub>       | <b>–</b> 3             |                        | +3                     | μA   | Α     |
| 4       | EN Input Pin                                                                |                                                       |         |                        |                        |                        |                        |      |       |
| 4.1     | Low level voltage input                                                     |                                                       | EN      | V <sub>ENL</sub>       | -0.3                   |                        | +0.8                   | V    | Α     |
| 4.2     | High level voltage input                                                    |                                                       | EN      | V <sub>ENH</sub>       | 2                      |                        | V <sub>CC</sub> + 0.3V | V    | Α     |
| 4.3     | Pull-down resistor                                                          | V <sub>EN</sub> = VCC                                 | EN      | R <sub>EN</sub>        | 50                     | 125                    | 200                    | kΩ   | Α     |
| 4.4     | Low level input current                                                     | V <sub>EN</sub> = 0V                                  | EN      | I <sub>EN</sub>        | -3                     |                        | +3                     | μΑ   | Α     |
| 5       | NRES Open Drain Outpo                                                       | ut Pin                                                |         |                        |                        |                        |                        |      |       |
| 5.1     | Low level output voltage                                                    | $V_S \ge 5.5V$<br>$I_{NRES} = 2mA$                    | NRES    | V <sub>NRESL</sub>     |                        |                        | 0.25                   | V    | А     |
| 5.2     | Low level output low                                                        | 10kΩ to 5V $V_{CC} = 0V$                              | NRES    | V <sub>NRESLL</sub>    |                        |                        | 0.14                   | V    | D     |
| 5.3     | Undervoltage reset time                                                     | $V_S \ge 5.5V$ $C_{NRES} = 20pF$                      | NRES    | t <sub>Reset</sub>     | 2                      | 4                      | 6                      | ms   | А     |
| *) Type | moans: A = 100% tosted                                                      | B = 100% correlation tested                           | C = Cho | rootorized on          | complee                | D - Dooig              | n naramat              | or   |       |

 $<sup>^{\</sup>star}$ ) Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter



| No.  | Parameters                                                      | Test Conditions                                                                                                                        | Pin   | Symbol                | Min.             | Тур.       | Max.           | Unit   | Type* |  |
|------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-------|-----------------------|------------------|------------|----------------|--------|-------|--|
| 5.4  | Reset debounce time for falling edge                            | $V_S \ge 5.5V$ $C_{NRES} = 20pF$                                                                                                       | NRES  | t <sub>res_f</sub>    | 1.5              |            | 10             | μs     | А     |  |
| 5.5  | Switch off leakage current                                      | V <sub>NRES</sub> = 5.5V                                                                                                               | NRES  | I <sub>NRES_Lf</sub>  | -3               |            | +3             | μΑ     | А     |  |
| 7    | 7 VCC Voltage Regulator                                         |                                                                                                                                        |       |                       |                  |            |                |        |       |  |
| 7.1  | Output voltage VCC                                              | 5.5V < V <sub>S</sub> < 18V<br>(0mA to 50mA)                                                                                           | VCC   | VCC <sub>nor</sub>    | 4.9              |            | 5.1            | V      | Α     |  |
| 7.1  | Output voltage voo                                              | 6V < V <sub>S</sub> < 18V<br>(0mA to 85mA)                                                                                             | VCC   | VCC <sub>nor</sub>    | 4.9              |            | 5.1            | V      | С     |  |
| 7.2  | Output voltage $V_{\text{CC}}$ at low $V_{\text{S}}$            | 4V < VS < 5.5V                                                                                                                         | VCC   | VCC <sub>low</sub>    | $V_S - V_D$      |            | 5.1            | V      | Α     |  |
| 7.3  | Regulator drop voltage                                          | $VS > 4V$ , $I_{VCC} = -20mA$                                                                                                          | VCC   | $V_{D1}$              |                  | 100        | 200            | mV     | Α     |  |
| 7.4  | Regulator drop voltage                                          | $VS > 4V$ , $I_{VCC} = -50$ mA                                                                                                         | VCC   | $V_{D2}$              |                  | 300        | 500            | mV     | Α     |  |
| 7.5  | Regulator drop voltage                                          | VS > 3.3V, I <sub>VCC</sub> = -15mA                                                                                                    | VCC   | $V_{D3}$              |                  |            | 150            | mV     | Α     |  |
| 7.6  | Line regulation                                                 | 5.5V < VS < 18V                                                                                                                        | VCC   | VCC <sub>line</sub>   |                  | 0.1        | 0.2            | %      | Α     |  |
| 7.7  | Load regulation                                                 | 5mA < I <sub>VCC</sub> < 50mA                                                                                                          | VCC   | VCC <sub>load</sub>   |                  | 0.1        | 0.5            | %      | Α     |  |
| 7.8  | Power supply ripple rejection                                   | 10Hz to 100kHz<br>$C_{VCC} = 10\mu F$<br>VS = 14V, $I_{VCC} = -15mA$                                                                   | VCC   |                       | 50               |            |                | dB     | D     |  |
| 7.9  | Output current limitation                                       | VS > 5.5V                                                                                                                              | VCC   | I <sub>VCClim</sub>   |                  | -180       | -120           | mA     | Α     |  |
| 7.10 | External load capacity                                          | MLC capacitor                                                                                                                          | VCC   | C <sub>load</sub>     | 1.8              | 10         |                | μF     | D     |  |
| 7.11 | VCC undervoltage threshold                                      | Referred to VCC<br>VS > 5.5V                                                                                                           | VCC   | $V_{thunN}$           | 4.2              |            | 4.8            | V      | А     |  |
| 7.12 | Hysteresis of undervoltage threshold                            | Referred to VCC<br>VS > 5.5V                                                                                                           | VCC   | Vhys <sub>thun</sub>  |                  | 250        |                | mV     | А     |  |
| 7.13 | Ramp up time<br>VS > 5.5V to VCC = 5V                           | $C_{VCC}$ = 2.2 $\mu$ F<br>$I_{load}$ = -5mA at VCC                                                                                    | VCC   | t <sub>VCC</sub>      |                  | 1          | 1.5            | ms     | А     |  |
| 8    | Load 3 (Medium): 6.8nF,                                         | d Conditions:<br>$\Omega$ , Load 2 (Large): 10nF, 500 $\Omega$<br>660 $\Omega$ , Characterized on San<br>the Timing Parameters for Pro | nples |                       | :Bit/s and 1     | 0.8 and 10 | 0.9 at 10.4    | kBit/s |       |  |
| 8.1  | Driver recessive output voltage                                 | Load1/Load2                                                                                                                            | LIN   | V <sub>BUSrec</sub>   | $0.9 \times V_S$ |            | V <sub>S</sub> | V      | Α     |  |
| 8.2  | Driver dominant voltage                                         | $V_{VS}$ = 7V, $R_{load}$ = 500 $\Omega$                                                                                               | LIN   | V_LoSUP               |                  |            | 1.2            | V      | Α     |  |
| 8.3  | Driver dominant voltage                                         | $V_{VS}$ = 18V, $R_{load}$ = 500 $\Omega$                                                                                              | LIN   | V_ <sub>HiSUP</sub>   |                  |            | 2              | V      | Α     |  |
| 8.4  | Driver dominant voltage                                         | $V_{VS}$ = 7V, $R_{load}$ = 1000 $\Omega$                                                                                              | LIN   | V_LoSUP_1k            | 0.6              |            |                | V      | Α     |  |
| 8.5  | Driver dominant voltage                                         | $V_{VS}$ = 18V, $R_{load}$ = 1000 $\Omega$                                                                                             | LIN   | V_HiSUP_1k            | 0.8              |            |                | V      | Α     |  |
| 8.6  | Pull–up resistor to V <sub>S</sub>                              | The serial diode is mandatory                                                                                                          | LIN   | R <sub>LIN</sub>      | 20               | 30         | 47             | kΩ     | Α     |  |
| 8.7  | Voltage drop at the serial diodes                               | In pull-up path with R <sub>slave</sub> I <sub>SerDiode</sub> = 10mA                                                                   | LIN   | V <sub>SerDiode</sub> | 0.4              |            | 1.0            | V      | D     |  |
| 8.8  | LIN current limitation V <sub>BUS</sub> = V <sub>Batt_max</sub> |                                                                                                                                        | LIN   | I <sub>BUS_lim</sub>  | 40               | 120        | 200            | mA     | А     |  |
|      |                                                                 | D = 1000/ correlation tosted                                                                                                           |       |                       |                  |            |                |        |       |  |

<sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter



| No.  | Parameters                                                                                                                                                     | Test Conditions                                                                                | Pin | Symbol                   | Min.                   | Тур.                    | Max.                   | Unit | Type* |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-----|--------------------------|------------------------|-------------------------|------------------------|------|-------|
| 8.9  | Input leakage current at<br>the receiver including<br>pull-up resistor as<br>specified                                                                         | Input Leakage current Driver off V <sub>BUS</sub> = 0V V <sub>Batt</sub> = 12V                 | LIN | I <sub>BUS_PAS_</sub>    | -1                     | -0.35                   |                        | mA   | A     |
| 8.10 | Leakage current LIN recessive                                                                                                                                  | Driver off<br>$8V < V_{Batt} < 18V$<br>$8V < V_{BUS} < 18V$<br>$V_{BUS} \ge V_{Batt}$          | LIN | I <sub>BUS_PAS_rec</sub> |                        | 10                      | 20                     | μA   | А     |
| 8.11 | Leakage current when control unit disconnected from ground. Loss of local ground must not affect communication in the residual network                         | $GND_{Device} = V_{S}$ $V_{Batt} = 12V$ $0V < V_{BUS} < 18V$                                   | LIN | I <sub>BUS_NO_gnd</sub>  | -10                    | +0.5                    | +10                    | μА   | А     |
| 8.12 | Leakage current at disconnected battery. Node has to sustain the current that can flow under this condition. Bus must remain operational under this condition. | V <sub>Batt</sub> disconnected<br>V <sub>SUP_Device</sub> = GND<br>0V < V <sub>BUS</sub> < 18V | LIN | I <sub>BUS_NO_bat</sub>  |                        | 0.1                     | 2                      | μА   | A     |
| 8.13 | Capacitance on Pin LIN to GND                                                                                                                                  |                                                                                                | LIN | C <sub>LIN</sub>         |                        |                         | 20                     | pF   | D     |
| 9    | LIN Bus Receiver                                                                                                                                               |                                                                                                |     |                          |                        |                         |                        |      |       |
| 9.1  | Center of receiver threshold                                                                                                                                   | $V_{BUS\_CNT} = (V_{th\_dom} + V_{th\_rec})/2$                                                 | LIN | V <sub>BUS_CNT</sub>     | 0.475 × V <sub>S</sub> | 0.5 ×<br>V <sub>S</sub> | 0.525 × V <sub>S</sub> | V    | Α     |
| 9.2  | Receiver dominant state                                                                                                                                        | V <sub>EN</sub> = 5V                                                                           | LIN | $V_{BUSdom}$             | <b>–27</b>             |                         | $0.4 \times V_S$       | V    | Α     |
| 9.3  | Receiver recessive state                                                                                                                                       | V <sub>EN</sub> = 5V                                                                           | LIN | V <sub>BUSrec</sub>      | $0.6 \times V_S$       |                         | 40                     | V    | Α     |
| 9.4  | Receiver input hysteresis                                                                                                                                      | $V_{hys} = V_{th\_rec} - V_{th\_dom}$                                                          | LIN | V <sub>BUShys</sub>      | 0.028 × V <sub>S</sub> | 0.1 x V <sub>S</sub>    | 0.175 × V <sub>S</sub> | ٧    | Α     |
| 9.5  | Pre-wake detection LIN High level input voltage                                                                                                                |                                                                                                | LIN | V <sub>LINH</sub>        | V <sub>S</sub> – 2V    |                         | V <sub>S</sub> + 0.3V  | V    | Α     |
| 9.6  | Pre-wake detection LIN Low level input voltage                                                                                                                 | Activates the LIN receiver                                                                     | LIN | V <sub>LINL</sub>        | -27                    |                         | V <sub>S</sub> – 3.3V  | V    | А     |
| 10   | Internal Timers                                                                                                                                                |                                                                                                |     |                          |                        |                         |                        |      |       |
| 10.1 | Dominant time for wake–up via LIN bus                                                                                                                          | V <sub>LIN</sub> = 0V                                                                          | LIN | t <sub>bus</sub>         | 50                     | 100                     | 150                    | μs   | А     |
| 10.2 | Time delay for mode change from Fail-safe into normal mode via pin EN                                                                                          | V <sub>EN</sub> = 5V                                                                           | EN  | t <sub>norm</sub>        | 5                      |                         | 20                     | μs   | А     |
| 10.3 | Time delay for mode change from normal mode to sleep mode via pin EN                                                                                           | V <sub>EN</sub> = 0V                                                                           | EN  | t <sub>sleep</sub>       | 5                      | 15                      | 20                     | μs   | А     |

<sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter



| No.   | Parameters                                                            | Test Conditions                                                                                                                                                                                                           | Pin     | Symbol                                             | Min.  | Тур. | Max.  | Unit | Type* |
|-------|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------------------------------------------------|-------|------|-------|------|-------|
| 10.4  | TXD dominant time out time                                            | V <sub>TXD</sub> = 0V                                                                                                                                                                                                     | TXD     | t <sub>dom</sub>                                   | 20    | 40   | 60    | ms   | Α     |
| 10.5  | Time delay for mode change from silent mode into normal mode via EN   | V <sub>EN</sub> = 5V                                                                                                                                                                                                      | EN      | t <sub>s_n</sub>                                   | 5     | 15   | 40    | μs   | A     |
| 10.6  | Duty cycle 1                                                          | $\begin{aligned} & TH_{Rec(max)} = 0.744 \times V_S \\ & TH_{Dom(max)} = 0.581 \times V_S \\ & V_S = 7.0V \text{ to } 18V \\ & t_{Bit} = 50 \mu s \\ & D1 = t_{bus\_rec(min)}/(2 \times t_{Bit}) \end{aligned}$           | LIN     | D1                                                 | 0.396 |      |       |      | A     |
| 10.7  | Duty cycle 2                                                          | $\begin{aligned} & TH_{Rec(min)} = 0.422 \times V_{S} \\ & TH_{Dom(min)} = 0.284 \times V_{S} \\ & V_{S} = 7.6V \text{ to } 18V \\ & t_{Bit} = 50 \mu s \\ & D2 = t_{bus\_rec(max)} / (2 \times t_{Bit}) \end{aligned}$   | LIN     | D2                                                 |       |      | 0.581 |      | A     |
| 10.8  | Duty cycle 3                                                          | $\begin{aligned} & TH_{Rec(max)} = 0.778 \times V_S \\ & TH_{Dom(max)} = 0.616 \times V_S \\ & V_S = 7.0V \text{ to } 18V \\ & t_{Bit} = 96\mu s \\ & D3 = t_{bus\_rec(min)}/(2 \times t_{Bit}) \end{aligned}$            | LIN     | D3                                                 | 0.417 |      |       |      | A     |
| 10.9  | Duty cycle 4                                                          | $\begin{aligned} & TH_{Rec(min)} = 0.389 \times V_{S} \\ & TH_{Dom(min)} = 0.251 \times V_{S} \\ & V_{S} = 7.6 V \text{ to } 18 V \\ & t_{Bit} = 96 \mu s \\ & D4 = t_{bus\_rec(max)} / (2 \times t_{Bit}) \end{aligned}$ | LIN     | D4                                                 |       |      | 0.590 |      | A     |
| 10.10 | Slope time falling and rising edge at LIN                             | V <sub>S</sub> = 7.0V to 18V                                                                                                                                                                                              | LIN     | t <sub>SLOPE_fall</sub><br>t <sub>SLOPE_rise</sub> | 3.5   |      | 22.5  | μs   | Α     |
| 11    |                                                                       | rarameters of the LIN Physical Conditions: C <sub>RXD</sub> = 20pF                                                                                                                                                        | l Layer |                                                    |       |      |       |      |       |
| 11.1  | Propagation delay of receiver Figure 10-1                             | $V_S = 7.0V \text{ to } 18V$<br>$t_{rx\_pd} = max(t_{rx\_pdr}, t_{rx\_pdf})$                                                                                                                                              | RXD     | t <sub>rx_pd</sub>                                 |       |      | 6     | μs   | Α     |
| 11.2  | Symmetry of receiver propagation delay rising edge minus falling edge | $V_S = 7.0V$ to 18V<br>$t_{rx\_sym} = t_{rx\_pdr} - t_{rx\_pdf}$                                                                                                                                                          | RXD     | t <sub>rx_sym</sub>                                | -2    |      | +2    | μs   | А     |

<sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

Figure 10-1. Definition of Bus Timing Characteristics



Figure 10-2. Application Circuit





# 11. Ordering Information

| Extended Type Number | Package | Remarks                                                 |
|----------------------|---------|---------------------------------------------------------|
| ATA6625-GAQW         | SO8     | 5V LIN system basis chip, Pb-free, 4k, taped and reeled |
| ATA6625-GBQW         | DFN8    | 5V LIN system basis chip, Pb-free, 6k, taped and reeled |

Figure 11-1. Package SO8









Dimensions in mm

| COMMON DIMENSIONS (Unit of Measure = mm) |      |          |      |      |  |  |  |  |  |
|------------------------------------------|------|----------|------|------|--|--|--|--|--|
| Symbol                                   | MIN  | NOM      | MAX  | NOTE |  |  |  |  |  |
| Α                                        | 1.5  | 1.65     | 1.8  |      |  |  |  |  |  |
| A1                                       | 0.1  | 0.15     | 0.25 |      |  |  |  |  |  |
| A2                                       | 1.4  | 1.47     | 1.55 |      |  |  |  |  |  |
| D                                        | 4.8  | 4.9      | 5    |      |  |  |  |  |  |
| Е                                        | 5.8  | 6        | 6.2  |      |  |  |  |  |  |
| E1                                       | 3.8  | 3.9      | 4    |      |  |  |  |  |  |
| L                                        | 0.4  | 0.65     | 0.9  |      |  |  |  |  |  |
| С                                        | 0.15 | 0.2      | 0.25 |      |  |  |  |  |  |
| b                                        | 0.3  | 0.4      | 0.5  |      |  |  |  |  |  |
| е                                        |      | 1.27 BSC |      |      |  |  |  |  |  |

05/08/14

Atmet Package Drawing Contact: packagedrawings@atmel.com

TITLE
Package: SO8

GPC DRAWING N 6.543-5185.0

**DRAWING NO. REV.** 6.543-5185.01-4 1

Figure 11-2. Package DFN8



|                                                          | TITLE                                       | GPC | DRAWING NO.     | REV. | l |
|----------------------------------------------------------|---------------------------------------------|-----|-----------------|------|---|
| Atmel Package Drawing Contact: packagedrawings@atmel.com | Package: VDFN_3x3_8L<br>Exposed pad 2.4x1.6 |     | 6.543-5165.03-4 | 1    |   |



# 12. Revision History

Please note that the following page numbers referred to in this section refer to the specific revision mentioned, not to this document.

| Revision No.     | History                            |
|------------------|------------------------------------|
| 9376B-AUTO-08/16 | ATA6625-GBQW in DFN8 package added |
| 9376A-AUTO-01/16 | Initial version                    |













T: (+1)(408) 441.0311 **Atmel Corporation** 1600 Technology Drive, San Jose, CA 95110 USA F: (+1)(408) 436.4200 www.atmel.com

© 2016 Atmel Corporation. / Rev.: 9376B-AUTO-08/16

Atmel®, Atmel logo and combinations thereof, Enabling Unlimited Possibilities®, and others are registered trademarks or trademarks of Atmel Corporation in U.S. and other countries. Other terms and product names may be trademarks of others.

DISCLAIMER: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS AND PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

SAFETY-CRITICAL, MILITARY, AND AUTOMOTIVE APPLICATIONS DISCLAIMER: Atmel products are not designed for and will not be used in connection with any applications where the failure of such products would reasonably be expected to result in significant personal injury or death ("Safety-Critical Applications") without an Atmel officer's specific written consent. Safety-Critical Applications include, without limitation, life support devices and systems, equipment or systems for the operation of nuclear facilities and weapons systems. Atmel products are not designed nor intended for use in military or aerospace applications or environments unless specifically designated by Atmel as military-grade. Atmel products are not designed nor intended for use in automotive applications unless specifically designated by Atmel as automotive-grade.