# **3.3V ECL Low Impedance Driver**

## Description

The MC100LVEL12 is a low impedance drive buffer. With two pairs of OR/NOR outputs the device is ideally suited for high drive applications such as memory addressing. The device is functionally equivalent to the EL12 device and operates from a 3.3 V power supply. With propagation delays equivalent to the EL12, the LVEL12 is ideally suited for those applications which require the ultimate in AC performance in a low voltage environment.

## Features

- 445 ps Propagation Delay
- Dual Outputs for 25  $\Omega$  Drive Applications
- ESD Protection: >4 kV Human Body Model, > 200 V Machine Model
- The 100 Series Contains Temperature Compensation
- PECL Mode Operating Range:  $V_{CC}$  = 3.0 V to 3.8 V with  $V_{EE}$  = 0 V
- NECL Mode Operating Range:  $V_{CC}= 0 V$ with  $V_{EE} = -3.0 V$  to -3.8 V
- Internal Input Pulldown Resistors
- Q Output will Default LOW with All Inputs Open or at  $V_{\mbox{\scriptsize EE}}$
- Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
- Moisture Sensitivity Level 1 For Additional Information, see Application Note AND8003/D
- Flammability Rating: UL-94 V-0 @ 0.125 in, Oxygen Index: 28 to 34
- Transistor Count = 83 devices
- Pb-Free Packages are Available



# **ON Semiconductor®**

http://onsemi.com



For additional marking information, refer Application Note AND8002/D.

## **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 4 of this data sheet.



Figure 1. Logic Diagram and Pinout Assignment

#### Table 1. PIN DESCRIPTION

| PIN                                                                                 | FUNCTION                                                                                                                                                                                                                                                                |
|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D0, D1<br>Qa, <u>Qa</u> ; Qb, <u>Qb</u><br>V <sub>CC</sub><br>V <sub>EE</sub><br>EP | ECL Data Inputs<br>ECL Data Outputs<br>Positive Supply<br>Negative Supply<br>(DFN8 only) Thermal exposed pad<br>must be connected to a sufficient<br>thermal conduit. Electrically connect<br>to the most negative supply (GND)<br>or leave unconnected, floating open. |

| Symbol               | Parameter                                          | Condition 1                                    | Condition 2                                                           | Rating             | Units        |
|----------------------|----------------------------------------------------|------------------------------------------------|-----------------------------------------------------------------------|--------------------|--------------|
| V <sub>CC</sub>      | PECL Mode Power Supply                             | V <sub>EE</sub> = 0 V                          |                                                                       | 8 to 0             | V            |
| $V_{\text{EE}}$      | NECL Mode Power Supply                             | V <sub>CC</sub> = 0 V                          |                                                                       | –8 to 0            | V            |
| VI                   | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $\begin{array}{c} V_{I} \leq V_{CC} \\ V_{I} \geq V_{EE} \end{array}$ | 6 to 0<br>-6 to 0  | V<br>V       |
| l <sub>out</sub>     | Output Current                                     | Continuous<br>Surge                            |                                                                       | 50<br>100          | mA<br>mA     |
| T <sub>A</sub>       | Operating Temperature Range                        |                                                |                                                                       | -40 to +85         | °C           |
| T <sub>stg</sub>     | Storage Temperature Range                          |                                                |                                                                       | -65 to +150        | °C           |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                             | 8 SOIC<br>8 SOIC                                                      | 190<br>130         | °C/W<br>°C/W |
| θJC                  | Thermal Resistance (Junction-to-Case)              | Standard Board                                 | 8 SOIC                                                                | 41 to $44 \pm 5\%$ | °C/W         |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                             | 8 TSSOP<br>8 TSSOP                                                    | 185<br>140         | °C/W<br>°C/W |
| $\theta_{\text{JC}}$ | Thermal Resistance (Junction-to-Case)              | Standard Board                                 | 8 TSSOP                                                               | 41 to $44 \pm 5\%$ | °C/W         |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                             | DFN8<br>DFN8                                                          | 129<br>84          | °C/W<br>°C/W |
| T <sub>sol</sub>     | Wave Solder Pb<br>Pb-Free                          | <2 to 3 sec @ 248°C<br><2 to 3 sec @ 260°C     |                                                                       | 265<br>265         | °C           |
| $\theta_{\text{JC}}$ | Thermal Resistance (Junction-to-Case)              | (Note 1)                                       | DFN8                                                                  | 35 to 40           | °C/W         |

#### Table 2. MAXIMUM RATINGS

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

1. JEDEC standard multilayer board – 2S2P (2 signal, 2 power)

|                 |                              |      | -40°C |      | 25°C |      | 85°C |      |      |      |      |
|-----------------|------------------------------|------|-------|------|------|------|------|------|------|------|------|
| Symbol          | Characteristic               | Min  | Тур   | Max  | Min  | Тур  | Max  | Min  | Тур  | Max  | Unit |
| I <sub>EE</sub> | Power Supply Current         |      | 17    | 24   |      | 17   | 24   |      | 18   | 25   | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 3) | 2215 | 2295  | 2420 | 2275 | 2345 | 2420 | 2275 | 2345 | 2420 | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 3)  | 1470 | 1605  | 1745 | 1490 | 1595 | 1680 | 1490 | 1595 | 1680 | mV   |
| VIH             | Input HIGH Voltage           | 2135 |       | 2420 | 2135 |      | 2420 | 2135 |      | 2420 | mV   |
| VIL             | Input LOW Voltage            | 1490 |       | 1825 | 1490 |      | 1825 | 1490 |      | 1825 | mV   |
| I <sub>IH</sub> | Input HIGH Current           |      |       | 150  |      |      | 150  |      |      | 150  | mA   |
| IIL             | Input LOW Current            | 0.5  |       |      | 0.5  |      |      | 0.5  |      |      | mA   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

2. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary  $\pm$ 0.3 V.

3. Outputs are terminated through a 50  $\Omega$  resistor to V<sub>CC</sub> – 2.0 V.

Table 4. LVNECL DC CHARACTERISTICS  $V_{CC} = 0.0 \text{ V}; V_{EE} = -3.3 \text{ V}$  (Note 4)

|                 |                              |       | -40°C |       |       | 25°C  |       |       | 85°C  |       |      |
|-----------------|------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|------|
| Symbol          | Characteristic               | Min   | Тур   | Max   | Min   | Тур   | Max   | Min   | Тур   | Max   | Unit |
| I <sub>EE</sub> | Power Supply Current         |       | 17    | 24    |       | 17    | 24    |       | 18    | 25    | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 5) | -1085 | -1005 | -880  | -1025 | -955  | -880  | -1025 | -955  | -880  | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 5)  | -1830 | -1695 | -1555 | -1810 | -1705 | -1620 | -1810 | -1705 | -1620 | mV   |
| VIH             | Input HIGH Voltage           | -1165 |       | -880  | -1165 |       | -880  | -1165 |       | -880  | mV   |
| VIL             | Input LOW Voltage            | -1810 |       | -1475 | -1810 |       | -1475 | -1810 |       | -1475 | mV   |
| I <sub>IH</sub> | Input HIGH Current           |       |       | 150   |       |       | 150   |       |       | 150   | mA   |
| IIL             | Input LOW Current            | 0.5   |       |       | 0.5   |       |       | 0.5   |       |       | mA   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

4. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary  $\pm 0.3$  V.

5. Outputs are terminated through a 50  $\Omega$  resistor to V<sub>CC</sub> – 2.0 V.

## Table 5. AC CHARACTERISTICS V<sub>CC</sub> = 3.3 V; V<sub>EE</sub> = 0.0 V or V<sub>CC</sub> = 0.0 V; V<sub>EE</sub> = -3.3 V (Note 6)

|                                      |                                         |     | -40°C |     |     | 25°C |     |     | 85°C |     |      |
|--------------------------------------|-----------------------------------------|-----|-------|-----|-----|------|-----|-----|------|-----|------|
| Symbol                               | Characteristic                          | Min | Тур   | Max | Min | Тур  | Max | Min | Тур  | Max | Unit |
| f <sub>max</sub>                     | Maximum Toggle Frequency                |     | TBD   |     |     | TBD  |     |     | TBD  |     | GHz  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay to<br>Output          | 310 |       | 580 | 310 | 445  | 580 | 320 |      | 590 | ps   |
| t <sub>JITTER</sub>                  | Cycle-to-Cycle Jitter                   |     | TBD   |     |     | TBD  |     |     | TBD  |     | ps   |
| t <sub>r</sub><br>t <sub>f</sub>     | Output Rise/Fall Times Q<br>(20% – 80%) | 230 | 400   | 550 | 230 | 400  | 550 | 230 | 400  | 550 | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

6.  $V_{EE}$  can vary  $\pm 0.3$  V.



Figure 2. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020/D – Termination of ECL Logic Devices.)

### **ORDERING INFORMATION**

| Device           | Package              | Shipping <sup>†</sup> |
|------------------|----------------------|-----------------------|
| MC100LVEL12D     | SOIC-8               | 98 Units / Rail       |
| MC100LVEL12DG    | SOIC-8<br>(Pb-Free)  | 98 Units / Rail       |
| MC100LVEL12DR2   | SOIC-8               | 2500 / Tape & Reel    |
| MC100LVEL12DR2G  | SOIC-8<br>(Pb-Free)  | 2500 / Tape & Reel    |
| MC100LVEL12DT    | TSSOP-8              | 100 Units / Rail      |
| MC100LVEL12DTG   | TSSOP-8<br>(Pb-Free) | 100 Units / Rail      |
| MC100LVEL12DTR2  | TSSOP-8              | 2500 / Tape & Reel    |
| MC100LVEL12DTR2G | TSSOP-8<br>(Pb-Free) | 2500 / Tape & Reel    |
| MC100LVEL12MNR4  | DFN8                 | 1000 / Tape & Reel    |
| MC100LVEL12MNR4G | DFN8<br>(Pb-Free)    | 1000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

\_\_\_\_\_

\_

#### **Resource Reference of Application Notes**

----

| AN1405/D  | - | ECL Clock Distribution Techniques           |
|-----------|---|---------------------------------------------|
| AN1406/D  | _ | Designing with PECL (ECL at +5.0 V)         |
| AN1503/D  | _ | ECLinPS <sup>™</sup> I/O SPiCE Modeling Kit |
| AN1504/D  | _ | Metastability and the ECLinPS Family        |
| AN1568/D  | _ | Interfacing Between LVDS and ECL            |
| AN1672/D  | _ | The ECL Translator Guide                    |
| AND8001/D | _ | Odd Number Counters Design                  |
| AND8002/D | _ | Marking and Date Codes                      |
| AND8020/D | _ | Termination of ECL Logic Devices            |
| AND8066/D | _ | Interfacing with ECLinPS                    |
| AND8090/D | - | AC Characteristics of ECL Devices           |
|           |   |                                             |

## PACKAGE DIMENSIONS

SOIC-8 NB CASE 751-07 **ISSUE AH** 



- NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
- 4.
- 5.
- MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT
- MAXIMUM MATERIAL CONDITION. 6. 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07.

|     | MILLIN | IETERS | INC       | HES   |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 4.80   | 5.00   | 0.189     | 0.197 |  |
| В   | 3.80   | 4.00   | 0.150     | 0.157 |  |
| С   | 1.35   | 1.75   | 0.053     | 0.069 |  |
| D   | 0.33   | 0.51   | 0.013     | 0.020 |  |
| G   | 1.27   | 7 BSC  | 0.050 BSC |       |  |
| Н   | 0.10   | 0.25   | 0.004     | 0.010 |  |
| J   | 0.19   | 0.25   | 0.007     | 0.010 |  |
| к   | 0.40   | 1.27   | 0.016     | 0.050 |  |
| м   | 0 °    | 8 °    | 0 °       | 8 °   |  |
| Ν   | 0.25   | 0.50   | 0.010     | 0.020 |  |
| S   | 5.80   | 6.20   | 0.228     | 0.244 |  |

SOLDERING FOOTPRINT\*



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

# **PACKAGE DIMENSIONS**

#### TSSOP-8 DT SUFFIX PLASTIC TSSOP PACKAGE CASE 948R-02 **ISSUE A**









| NOTES:                                   |
|------------------------------------------|
| 1. DIMENSIONING AND TOLERANCING PER ANSI |
| Y14.5M, 1982.                            |
|                                          |

- CONTROLLING DIMENSION: MILLIMETER.
  CONTROLLING DIMENSION: MILLIMETER.
  DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH. OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
  DIMENDAD DOES NOT INCLUDE INTERLEAD.
- (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 6. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

|     | MILLIN | IETERS | INCHES    |       |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 2.90   | 3.10   | 0.114     | 0.122 |  |
| В   | 2.90   | 3.10   | 0.114     | 0.122 |  |
| С   | 0.80   | 1.10   | 0.031     | 0.043 |  |
| D   | 0.05   | 0.15   | 0.002     | 0.006 |  |
| F   | 0.40   | 0.70   | 0.016     | 0.028 |  |
| G   | 0.65   | BSC    | 0.026     | BSC   |  |
| Κ   | 0.25   | 0.40   | 0.010     | 0.016 |  |
| L   | 4.90   | BSC    | 0.193 BSC |       |  |
| М   | 0°     | 6 °    | 0°        | 6°    |  |

#### PACKAGE DIMENSIONS

DFN8 CASE 506AA-01 ISSUE D



NOTES:

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- CONTROLING DIMENSION: MILLIMETERS.
  DIMENSION b APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN
- 0.25 AND 0.30 MM FROM TERMINAL.4. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

|     | MILLIMETERS |      |  |  |  |  |
|-----|-------------|------|--|--|--|--|
| DIM | MIN         | MAX  |  |  |  |  |
| Α   | 0.80        | 1.00 |  |  |  |  |
| A1  | 0.00        | 0.05 |  |  |  |  |
| A3  | 0.20 REF    |      |  |  |  |  |
| b   | 0.20        | 0.30 |  |  |  |  |
| D   | 2.00 BSC    |      |  |  |  |  |
| D2  | 1.10        | 1.30 |  |  |  |  |
| E   | 2.00        | BSC  |  |  |  |  |
| E2  | 0.70        | 0.90 |  |  |  |  |
| е   | 0.50 BSC    |      |  |  |  |  |
| к   | 0.20        |      |  |  |  |  |
| L   | 0.25        | 0.35 |  |  |  |  |

ON Semiconductor and use registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death agsociated with such unintended or unauthorized use patent solut. Cwas negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunit//Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative