# P-Channel Depletion-Mode Vertical DMOS FETs ### **Features** - ▶ High input impedance - Low threshold - Low input capacitance - Fast switching speeds - ► Low on resistance - Low input and output leakage - Free from secondary breakdown - Complementary N- and P-channel devices ## **Applications** - Logic level interfaces ideal for TTL and CMOS - Battery operated systems - Photo voltaic devices - Analog switches - General purpose line drivers - ▶ Telecom switches ### **General Description** The Supertex TP5322 is a low threshold enhancement-mode (normally-off) transistor utilizing an advanced vertical DMOS structure and Supertex's well-proven silicon-gate manufacturing process. This combination produces a device with the power handling capabilities of bipolar transistors and with the high input impedance and positive temperature coefficient inherent in MOS devices. Characteristic of all MOS structures, this device is free from thermal runaway and thermally-induced secondary breakdown. Supertex's vertical DMOS FETs are ideally suited to a wide range of switching and amplifying applications where high breakdown voltage, high input impedance, low input capacitance, and fast switching speeds are desired. Ordering Information | | BV <sub>DSS</sub> /<br>BV <sub>DGS</sub> | R <sub>DS(ON)</sub><br>(max) | V <sub>GS(ТН)</sub><br>(max) | I <sub>D(ON)</sub><br>(min) | Package Options | | | | |--|------------------------------------------|------------------------------|------------------------------|-----------------------------|-----------------------|-----------------------|--|--| | | | | | | TO-236AB <sup>1</sup> | TO-243AA <sup>2</sup> | | | | | -220V | 12Ω | -2.4V | -0.7A | TP5322K1 | TP5322N8 | | | | | | | | | TP5322K1-G | TP5322N8-G | | | -G indicates package is RoHS compliant ('Green') **Notes:** <sup>1</sup>Same as SOT-23, <sup>2</sup>Same as SOT-89. ## **Absolute Maximum Ratings** | Parameter | Value | | | |------------------------------------|-------------------|--|--| | Drain-to-source voltage | BV <sub>DSS</sub> | | | | Drain-to-gate voltage | $BV_{DGS}$ | | | | Gate-to-source voltage | ±20V | | | | Operating and storage temperature | -55°C to +150°C | | | | Soldering temperature <sup>3</sup> | 300°C | | | Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. Continuous operation of the device at the absolute rating level may affect device reliability. All voltages are referenced to device ground. # **Pin Configurations** <sup>&</sup>lt;sup>3</sup>Distance of 1.6mm from case for 10 seconds. ## **Thermal Characteristics** | Package | l <sub>D</sub><br>(continuous)¹ | I <sub>D</sub> Power Dissipation (pulsed) @T <sub>C</sub> = 25°C | | <b>Θ</b> <sub>jc</sub> (°C/W) | <b>Θ</b> <sub>jc</sub> (°C/W) | l <sub>DR</sub> 1 | I <sub>DRM</sub> | |----------|---------------------------------|------------------------------------------------------------------|-------------------|-------------------------------|-------------------------------|-------------------|------------------| | TO-236AB | -0.12A | -0.70A | 0.36W | 200 | 350 | -0.12A | -0.7A | | TO-243AA | -0.26A | -0.90A | 1.6W <sup>2</sup> | 15 | 78 <sup>2</sup> | -0.26A | -0.9A | #### Notes: - 1. $I_D$ (continuous) is limited by max rated $T_D$ - 2. Mounted on FR4 board, 25mm x 25mm x 1.57mm. Significant P<sub>p</sub> increase possible on ceramic substrate. ### **Electrical Characteristics** | Symbol | Parameter | Min | Тур | Max | Units | Conditions | | |---------------------|------------------------------------------------|------|-------|------|-------|----------------------------------------------------------------------|--| | BV <sub>DSS</sub> | Drain-to-source breakdown voltage | | - | - | V | $V_{GS} = 0V, I_{D} = -2.0 \text{mA}$ | | | V <sub>GS(TH)</sub> | Gate threshold voltage | | - | -2.4 | V | $V_{GS} = V_{DS}$ , $I_{D} = -1.0$ mA | | | $\Delta V_{GS(TH)}$ | Change in V <sub>GS(TH)</sub> with temperature | - | - | 4.5 | mV/°C | $V_{GS} = V_{DS}$ , $I_{D} = -1.0$ mA | | | I <sub>GSS</sub> | Gate body leakage current | - | - | -100 | nA | $V_{GS} = \pm 20V, V_{DS} = 0V$ | | | | | - | - | -10 | μA | $V_{DS} = Max rating, V_{GS} = 0V$ | | | I <sub>D(SS)</sub> | Zero gate voltage drain current | - | - | -1.0 | mA | $V_{DS} = 0.8$ Max Rating,<br>$V_{GS} = 0V$ , $T_{A} = 125^{\circ}C$ | | | I <sub>D(ON)</sub> | ON-state drain current | -0.7 | -0.95 | - | Α | $V_{GS} = -10V, V_{DS} = -25V$ | | | D | Static drain-to-source ON-state resistance | - | 10 | 15 | Ω | $V_{GS} = -4.5V, I_{D} = -100mA$ | | | R <sub>DS(ON)</sub> | | | 8.0 | 12 | | $V_{GS} = -10V, I_{D} = -200mA$ | | | $\Delta R_{DS(ON)}$ | Change in R <sub>DS(ON)</sub> with temperature | - | 10 | 1.1 | %/°C | $V_{GS} = -10V, I_{D} = -200mA$ | | | G <sub>FS</sub> | Forward transconductance | 100 | 200 | - | mmho | $V_{DS} = -25V, I_{D} = -200mA$ | | | C <sub>ISS</sub> | Input capacitance | - | | 120 | pF | V <sub>GS</sub> = 0V, | | | C <sub>oss</sub> | Common source output capacitance | ı | | 15 | | $V_{DS} = -25V,$ | | | C <sub>RSS</sub> | Reverse transfer capacitance | - | | 10 | | f = 1MHz | | | t <sub>d(ON)</sub> | Turn-ON delay time | - | - | 10 | ns | V <sub>DD</sub> = -25V, | | | t <sub>r</sub> | Rise time | - | - | 15 | | | | | t <sub>d(OFF)</sub> | Turn-OFF delay time | - | - | 15 | | $\begin{vmatrix} I_D = -0.7A, \\ R_{GEN} = 25\Omega, \end{vmatrix}$ | | | t <sub>f</sub> | t <sub>f</sub> Fall time | | - | 20 | | GEIN , | | | V <sub>SD</sub> | Diode forward voltage drop | - | - | 1.8 | V | $V_{GS} = 0V, I_{SD} = -0.5A$ | | | t <sub>rr</sub> | Reverse recovery time | - | 300 | - | ns | $V_{GS} = 0V, I_{SD} = -0.5A$ | | #### Notes: 1.All D.C. parameters 100% tested at 25°C unless otherwise stated. (Pulse test: 300µs pulse, 2% duty cycle.) 2.All A.C. parameters sample tested. # **Switching Waveforms and Test Circuit** # 3-Lead TO-236AB (SOT-23) Package Outline (K1) **Side View** **End View** # 3-Lead TO-243AA (SOT-89) Surface Mount Package (N8) #### Notes 1. All dimensions are in millimeters; all angles in degrees. (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="http://www.supertex.com/packaging.html">http://www.supertex.com/packaging.html</a>.) **Supertex inc.** does not recommend the use of its products in life support applications, and will not knowingly sell its products for use in such applications, unless it receives an adequate "product liability indemnification insurance agreement". **Supertex** does not assume responsibility for use of devices described and limits its liability to the replacement of the devices determined defective due to workmanship. No responsibility is assumed for possible omissions or inaccuracies. Circuitry and specifications are subject to change without notice. For the latest product specifications, refer to the **Supertex** website: http://www.supertex.com. ©2006 Supertex inc. All rights reserved. Unauthorized use or reproduction is prohibited.